# A Portable 2-Transistor Picowatt Temperature-Compensated Voltage Reference Operating at 0.5 V

Mingoo Seok, Member, IEEE, Gyouho Kim, David Blaauw, Fellow, IEEE, and Dennis Sylvester, Fellow, IEEE

Abstract—Sensing systems such as biomedical implants, infrastructure monitoring systems, and military surveillance units are constrained to consume only picowatts to nanowatts in standby and active mode, respectively. This tight power budget places ultra-low power demands on all building blocks in the systems. This work proposes a voltage reference for use in such ultra-low power systems, referred to as the 2T voltage reference, which has been demonstrated in silicon across three CMOS technologies. Prototype chips in 0.13 µm show a temperature coefficient of 16.9 ppm/°C (best) and line sensitivity of 0.033%/V, while consuming 2.22 pW in 1350 µm<sup>2</sup>. The lowest functional V<sub>dd</sub> is 0.5 V. The proposed design improves energy efficiency by 2 to 3 orders of magnitude while exhibiting better line sensitivity and temperature coefficient in less area, compared to other nanowatt voltage references. For process spread analysis, 49 dies are measured across two runs, showing the design exhibits comparable spreads in TC and output voltage to existing voltage references in the literature. Digital trimming is demonstrated, and assisted one temperature point digital trimming, guided by initial samples with two temperature point trimming, enables TC < 50 ppm/°C and  $\pm 0.35\%$  output precision across all 25 dies. Ease of technology portability is demonstrated with silicon measurement results in 65 nm, 0.13 µm, and 0.18 µm CMOS technologies.

Index Terms—Low power, process variations, ultra low power, voltage reference, 2 transistor voltage reference.

## I. INTRODUCTION

THERE is a growing interest in environmental and biomedical sensor applications today. These systems often include analog and mixed-signal modules such as linear regulators, analog-to-digital converter (ADC), and radio frequency (RF) communication blocks for self-contained functionality. Voltage references are key building blocks for these modules.

However, integrating voltage references in such sensing systems poses severe design challenges. Since sensing systems often need to consume 100 s of nanowatts or less (in modes not involving RF communication) due to limited energy sources, voltage references, as well as other modules, need to consume

Manuscript received September 25, 2011; revised March 01, 2012; accepted June 21, 2012. Date of publication August 31, 2012; date of current version October 03, 2012. This paper was approved by Associate Editor Roland Thewes. This work was supported by the National Science Foundation.

M. Seok is with the Department of Electrical Engineering, School of Engineering and Applied Science, Columbia University, New York, NY 10027 USA (e-mail: mgseok@ee.columbia.edu).

G. Kim, D. Blaauw, and D. Sylvester are with the University of Michigan, Ann Arbor, MI 48109 USA (e-mail: gyouho@umich.edu; blaauw@umich.edu; dennis@eecs.umich.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2012.2206683

very little power. One example is the use of such references in voltage regulators that operate during nW or pW-level sleep modes. The area should be minimized as well, particularly for implantable biomedical applications where smaller device size translates to less invasive surgeries. These restrictions are exacerbated when multiple voltage references are integrated in a system. Additionally, these voltage references can ideally operate across a wide range of supply voltages, in particular sub-1V, since power sources such as energy scavenging units typically provide only low output voltages.

There are several approaches to designing voltage references in CMOS technology [1]-[18]. The most common method is a bandgap voltage reference using parasitic BJTs (bipolar junction transistors) [1]–[4]. To generate a temperature insensitive output voltage, bandgap references linearly combine two voltages with opposing temperature characteristics: a complementary-to-absolute-temperature (CTAT) voltage and a proportional-to-absolute-temperature (PTAT) voltage. Another method combines PTAT and CTAT currents, rather than voltages, to generate a temperature-independent output voltage [5]–[8]. Voltage references can also be designed by employing two devices of different threshold voltages, which can be implemented by distinct gate doping [9] or selective channel implantation [10], [11]. Alternatively, one can achieve a stable output voltage based on the finding that the weighted difference between gate-source voltages of two complementary metal-oxide silicon (CMOS) transistors is temperature insensitive [12]. Another approach uses subthreshold-biased transistors to lower minimum functional supply voltage and power consumption [13]-[15]. Finally, storing and refreshing a voltage at a floating node can be used to supply a reference voltage [16], [17].

However, these voltage references do not meet the demanding low power consumption, small design area, and low functional supply voltage requirements of miniature sensing systems. Recently published ultra-low power (ULP) designs consume as little as tens of picowatts during standby mode, and hundreds of nanowatts in active mode [19]-[22]. Therefore, voltage references in these systems should consume only a fraction of these power levels. Also, voltage references that are functional over a wide range of supply voltage, including sub-1V, are preferred as they can be used with energy harvesters, which often provide low output voltages [23]. Table I summarizes the performance characteristics of existing voltage reference designs. Only a few designs offer power consumption in the range of nanowatts, while most consume  $\geq 1 \mu W$ . Additionally, most prior designs fail at supply voltages below 0.8 V. Fig. 1 illustrates the power consumption and design

| Design                     | MinV <sub>dd</sub> [V] | Power at Room Temp<br>(RT)               | TC [ppm/°C]                    | LS<br>[%/V] | Area [mm²] | Tech.            |
|----------------------------|------------------------|------------------------------------------|--------------------------------|-------------|------------|------------------|
| Annema et al. [2]          | 0.9                    | 12.6μW                                   | 962                            | n/a         | 0.016      | 32nm             |
| Leung et al. [5]           | 0.98                   | 17.6μW                                   | 15                             | 3.6         | 0.24       | 0.6µm            |
| Doyle et al. [6]           | 0.95                   | 10μW                                     | 17, post trim                  | n/a         | 1.09       | 0.5µm            |
| Boni et al. [7]            | 0.85                   | 9μW                                      | 33                             | 4.4         | n/a        | 0.18µm           |
| Banba et al. [8]           | 2.1,<br>0.84(sim)      | 4.6µW at 2.1V                            | 116                            | 0.1         | 0.1        | 0.4μm<br>FLASH   |
| Oguey et al. [9]           | 2                      | <2µW                                     | 300<br>30, post-trim           | n/a         | n/a        | CMOS             |
| Ugajin et al. [10]         | 0.6                    | 100μW at 1V                              | 37.7                           | n/a         | 0.06       | SIMOX            |
| Leung et al. [12]          | 1.4                    | 29.1μW at 3V, 100°C                      | 36.9                           | 0.012       | 0.055      | 0.6µm            |
| Vita et al. [13]           | 0.9                    | 36nW                                     | 10                             | 0.27        | 0.045      | 0.35µm           |
| Giustolisi et al. [14]     | 1.2                    | 4.3µW                                    | 119                            | n/a         | 0.23       | 1.2µm            |
| Annema [15]                | 0.85                   | $1.02 \mu W$                             | 57                             | n/a         | 0.063      | 0.35µm           |
| Huang et al [16]           | 1.0                    | $0.25 \mu W$                             | 16.9                           | 0.76        | 0.049      | 0.35µm           |
| Tanaka et al. [17]         | 3.3                    | <3.3µW (standby)                         | 372                            | 8.3         | 0.044      | DRAM             |
| Kinget et al [18]          | 0.55                   | 398µW                                    | 270                            | 12.1        | 0.019      | 90nm             |
| Kinget et al [18]          | 0.55                   | 482μW                                    | 150                            | 20.7        | 0.07       | 90nm             |
| Magnelli et al [33]        | 0.45                   | 2.6nW at 0.45V, RT<br>32nW at 1.8V, 80°C | 165 (average<br>over 40 dies)  | 0.44        | 0.043      | 0.18µm           |
| Lee et al [34]             | 0.7                    | 0.22μW                                   | 29.3 (average over 12 dies)    | 0.0337      | 0.023      | 0.13µm           |
| Ivanov et al [36]          | 0.75                   | 0.17μW                                   | 40 (typical)                   | 0.005       | 0.07       | 0.13µm           |
| B. K. Ahuja et al [37]     | 2.7V                   | $2.5~\mu W$ at $5V$                      | <1                             | <0.002      | 1.6        | 1.5 μm<br>EEPROM |
| G. Ge et al [38]           | 1.8V                   | 99μW                                     | 5-12, post trim,<br>61 dies    | 0.029       | 0.12       | 0.16µm           |
| Annema et al [41]          | 1.1V                   | 1.54µW                                   | 30                             | n/a         | 0.0025     | 0.16µm           |
| This work, 2T              | 0.5                    | 2.2pW at 0.5V, RT<br>243pW at 3.0V, 80°C | 62 (average over<br>49 dies)   | 0.033       | 0.00135    | 0.13µm           |
| This work,<br>2T Trimmable | 0.5                    | 29.5pW                                   | 5.3-47.4<br>post trim, 25 dies | 0.036       | 0.0093     | 0.13µm           |

TABLE I RECENT PUBLISHED DESIGNS OF LOW POWER VOLTAGE REFERENCES

(Design area is not normalized to technology since many designs use non-minimum length devices for low power or other purposes.)



Fig. 1. Power and area comparisons of recently published voltage references.

area, which is another key metric for miniature sensors due to area/volume/cost constraints, of previously published voltage references.

Limits on power consumption, minimum functional supply voltage, and area all stem from the fact that most prior designs, including bandgap references, resort to amplifiers for error correction [1]–[11], [15], [16], [18]. Although amplifiers provide good temperature and supply voltage insensitivity, the associated power and area overhead is significant. Some recent designs avoid amplifiers [12]–[14], [17]; however they often rely on metal-oxide semiconductor field effect transistors (MOSFETs) in saturation mode, leading to significant power consumption. Both amplifiers and saturated devices require headroom, limiting supply voltage scalability. Additionally, many designs depend on the matching of integrated resistors to generate stable output voltages across temperature, which increases area in scaled processes [1]–[9], [12], [14], [15], [17], [18].

We therefore propose a voltage reference that avoids amplifiers, saturated devices, or resistors in order to meet the above requirements of power, area, and minimum functional  $V_{\rm dd}$  [31]. Fig. 2 shows the proposed voltage reference using only two transistors, named the 2-Transistor (2T) voltage reference, which consumes as little as 2.2 pW at  $V_{\rm dd}=0.5~V$  and 25°C. This voltage reference reduces power consumption by >3 orders of magnitude compared to the previous state-of-the-art low power design [33] at typical conditions (minimum  $V_{\rm dd}$  and room temperature). At  $V_{\rm dd}=3~V$  and  $80^{\circ}C$ , it consumes 243 pW, retaining >2 orders of magnitude power savings over existing nanopower voltage references at comparable voltage/tempera-



Fig. 2. Schematic of proposed 2T voltage reference.

ture points [13], [33], [34]. Due to this ultra-low power consumption, the proposed voltage reference need no duty-cycling for saving power, eliminating start-up issues. The design uses subthreshold-biased devices with distinct  $V_{\rm th}$  levels, e.g., one regular thick oxide and one native device for achieving a stable output voltage. As a result, the number of fabrication masks is not increased

Since semiconductor process variations lead to spreads in temperature coefficient (TC) and output voltage, we collected statistical results by measuring 49 2T voltage reference prototypes in two separate runs of 0.13  $\mu$ m CMOS. These extensive measurement results provide a better understanding of the advantages and limitations of the proposed design. Measurement results indicate that the 2T voltage reference exhibits moderate spread in TC and output voltage due to die-to-die and run-to-run process variations. Such process sensitivity is typically addressed through trimming. However, trimming can be a time and cost intensive process [6]. We propose a digitally trimmable version of the 2T voltage reference to improve TC and output voltage accuracy across dies while enabling reasonable trim time and cost [32]. Measurements in 0.13  $\mu$ m CMOS show that the proposed trimming enables tight distributions of TC and nominal output voltage across 25 dies. After one-temperature point digital trimming, TCs lie between 13.5 ppm/°C and 47 ppm/°C while the nominal output voltage varies by  $\pm 0.35\%$  from the mean value. The typical trimmable voltage reference consumes 29.5 pW at 0.5 V and 25°C.

We also propose several variants of the 2T voltage reference, including circuits to generate a specific output voltage, either higher or lower than its nominal value. We also demonstrate the 2T voltage reference with specific temperature dependence, PTAT or CTAT, in 0.13  $\mu$ m CMOS. Technology portability is also investigated. Due the wide range of supply voltage scalability and simple topology, the proposed designs often involve only resizing of two transistors, facilitating its use as an intellectual property (IP) block across different technologies.

The remainder of this paper is organized as follows. Section II introduces the design of the proposed 2T voltage reference along with the governing equations for TC and line sensitivity (LS). Section III describes basic measurement results of the 2T voltage reference in 0.13  $\mu$ m CMOS and compares to previous work. Section IV investigates the impact of process variations on the performance of the proposed 2T voltage reference with additional silicon measurement results. We also

propose a assisted one temperature point trimming method, and show that it tightens the performance spread in silicon measurements. Section V introduces several variants of the 2T voltage references including measured results. Section VI demonstrates the easy portability of the 2T voltage references by providing measurement results in two additional CMOS technology nodes, while Section VII concludes the paper.

# II. 2T VOLTAGE REFERENCE DESIGN AND ANALYSIS

As mentioned above, the use of amplifiers and/or saturated MOSFETs is a key barrier to the scalability of power consumption and minimum functional  $V_{\rm dd}$  in voltage references. Therefore, we seek to eliminate them while maintaining output insensitivity to temperature and supply voltage. To this end, we propose the 2T voltage reference shown in Fig. 2. Two different device types are used; in this case a native device for M1 and a thick oxide input/output (I/O) device for M2. The native device is identical to a standard MOSFET but has a near-zero  $V_{\rm th}$ . Both devices have thick gate oxides to support a high  $V_{\rm dd}$ . Native devices are widely available in modern foundry technologies [24], [25] and do not incur additional mask steps. One common use of native devices is to limit V<sub>ds</sub> in thin oxide devices by connecting them in series, as shown in [26]. They have also been used in bandgap voltage reference circuits [8] and image sensors [27]. Although we use a native device for M1, any combination of two devices with a considerable V<sub>th</sub> difference can be used for the 2T voltage reference. The required  $V_{\rm th}$  difference is discussed later.

The output voltage  $V_{\rm ref}$  can be modeled by (1), the well-known subthreshold current equation where  $\mu$  is mobility,  $C_{\rm ox}$  is oxide capacitance, W is transistor width, L is transistor length, m is subthreshold slope factor ( $m=1+C_{\rm d}/C_{\rm ox}$  where  $C_{\rm d}$  is depletion capacitance),  $V_{\rm T}$  is thermal voltage (kT/q),  $V_{\rm gs}$  is gate and source voltage,  $V_{\rm th}$  is transistor threshold voltage, and  $V_{\rm ds}$  is drain to source voltage. Setting the current through  $M_1$  and  $M_2$  equal leads to (2), which holds given that 1) both devices are in weak inversion, 2)  $V_{\rm ds}$  for  $M_1$  and  $M_2$  is greater than 5–6  $V_{\rm T}$ , and 3) M1 follows the subthreshold current equation at  $V_{\rm gs}$  down to  $-V_{\rm ref}$ . The second condition relates to the minimum  $V_{\rm ds}$  that ensures <1% loss of accuracy given that  $1-\exp(-\chi)$  equals 0.982, 0.993, and 0.997 when  $\chi$  is 4, 5, and 6, respectively. The third condition ensures that gate induced drain leakage (GIDL) is not significant at the operating point.

$$I_{\text{sub}} = \mu C_{\text{ox}} \frac{W}{L} (m-1) V_T^2 \exp\left(\frac{V_{\text{gs}} - V_{\text{th}}}{m V_T}\right) \left(1 - \exp\left(\frac{-V_{\text{ds}}}{V_T}\right)\right)$$

$$I = \mu_1 C_{\text{ox}1} \frac{W_1}{L_1} (m_1 - 1) V_T^2 \exp\left(\frac{0 - V_{\text{ref}} - V_{\text{th}1}}{m_1 V_T}\right)$$

$$= \mu_2 C_{\text{ox}2} \frac{W_2}{L_2} (m_2 - 1) V_T^2 \exp\left(\frac{V_{\text{ref}} - V_{\text{th}2}}{m_2 V_T}\right)$$

$$V_{\text{ref}} = \frac{m_1 m_2}{m_1 + m_2} (V_{\text{th}2} - V_{\text{th}1}) + \frac{m_1 m_2}{m_1 + m_2} V_T \ln\left(\frac{\mu_1 C_{\text{ox}1} W_1 L_2}{\mu_2 C_{\text{ox}2} W_2 L_1}\right)$$

$$(3)$$

From (2), we obtain an analytical solution for  $V_{\rm ref}$  as shown in (3), where both the first and second terms are either proportional or complementary to absolute temperature. Note that

MOSFET V<sub>th</sub> is complementary to temperature [28]. By selecting the width and length of the two devices appropriately, the temperature dependence of the two terms can be set to cancel out and achieve temperature insensitivity. The design is also expected to offer good LS and power supply rejection ratio (PSRR) without the use of amplifiers or active current sources since all terms in (3) are insensitive to V<sub>dd</sub> to first order. For example,  $V_{\rm th2} - V_{\rm th1}$  is insensitive to  $V_{\rm dd}$  when we use very long channel devices since the drain induced barrier lowering (DIBL) and other short channel effects become negligible. The use of long channel lengths also renders  $m \; (= 1 + C_{\rm d}/C_{\rm ox})$  insensitive to V<sub>dd</sub>, as the impact of drain potential becomes less important with longer channels. The log function also reduces the impact of the inner term  $(\mu_1 C_{ox1} W_1 L_2 / \mu_2 C_{ox2} W_2 L_1)$ .  $M_1$ decouples the output from the supply voltage, acting as a subthreshold cascode. We later demonstrate a version of the reference using submicron channel lengths as well.

$$\frac{dV_{\text{ref}}}{dT} = 0 \rightarrow \left(\frac{W_1}{W_2}\right)_{opt}$$

$$= \frac{\mu_2 C_{\text{ox}2} L_2}{\mu_1 C_{\text{ox}1} L_1} \exp\left(\frac{q}{k} (C_{Vth2} - C_{Vth1})\right) \tag{4}$$

Sizing of M<sub>1</sub> and M<sub>2</sub> in the 2T voltage reference targets the minimization of both power consumption and temperature sensitivity. The longest gate length ( $L_1 = L_2 = 60 \,\mu\text{m}$ ) allowed by the process design rules can be used for both devices to achieve ultra-low power consumption, while shorter gate lengths can reduce area and drive lower impedance nodes at the expense of power. In simulations and silicon measurements, we confirm that the proposed voltage reference with  $L=60~\mu m$  is able to drive transistor gate oxides. Widths ( $W_1 = 3.3 \mu m$ ,  $W_2 = 1.5 \mu m$ ) are chosen to minimize temperature sensitivity using the following procedure. First, we analytically approximate the optimal width ratio  $(W_1/W_2)$  by solving (4), namely  $dV_{ref}/dT = 0$ . We consider the first-order temperature dependency of V<sub>th</sub> and V<sub>T</sub>, while ignoring the temperature dependency of  $\mu$  and m as well as the second-order temperature dependency of V<sub>th</sub> to simplify the problem. Equation (4) shows the resulting optimal width ratio, where k is Boltzmann's constant and C<sub>Vth</sub> is the first-order temperature coefficient of threshold voltages. The second-order temperature coefficient of threshold voltages is found to be more than 100× smaller than the first order coefficient, allowing it to be ignored without significant loss in accuracy. In the targeted 0.13  $\mu$ m technology, the optimal width ratio is calculated as 2.17. We also perform an exhaustive simulation-based search for W<sub>1</sub> and W<sub>2</sub>. As shown in Fig. 3 the carefully selected widths from simulations ( $W_1 = 3.3$ and  $W_2 = 1.5$ ), which are close to the calculated estimation, balance out the temperature-dependent terms of (3) and result in a very small residual temperature coefficient. The remaining temperature dependency from V<sub>th</sub>, mobility, and subthreshold slope gives the  $V_{\rm out}$ -vs.-temperature curve (in Fig. 7) a very

A 0.8 pF output capacitor improves PSRR since coupling through the parasitic MOSFET capacitance can degrade PSRR. Simulated behavior in Fig. 4 shows that larger output capacitance improves PSRR. This output capacitor also reduces noise



Fig. 3. Proper sizing of two transistors minimizes temperature dependency (simulated results).



Fig. 4. A larger output capacitor provides better PSRR for 2T voltage references; schematics is shown in Fig. 2 (simulated results).



Fig. 5. Simulated output referred noise of a 2T voltage reference with different output capacitors.

on the output voltage. Since the subthreshold-biased devices exhibit large resistance, an output capacitor should be added to suppress thermal noise. The 1/f noise is less significant due to the use of large devices. Fig. 5 shows simulated results for output referred noise with different output capacitance values. The plot includes results from both SPICE simulation and RC-filter noise power ( $P_{\rm total} = kT/C$ ) [29].

The minimum supply voltage of the reference is limited by whether  $V_{\rm ds}$  of  $M_2$  is larger than 5–6  $V_{\rm T}$ . Below this level (2) no longer holds since the final  $V_{\rm ds}$  term in (1) cannot be neglected. The maximum supply voltage is set by reliability issues such as oxide breakdown. If necessary, diode-connected transistors



Fig. 6. Simulated required  $V_{\rm th}$  difference to achieve a desired temperature coefficient of the 2T voltage reference.



Fig. 7. Measured temperature coefficients of the 2T voltage reference at three supply voltages in 0.13  $\mu$ m.



Equation (3) implies a design constraint on the minimum difference of  $V_{\rm th}$  between the two devices  $(M_1$  and  $M_2). If we can neglect the second log term to the first order and assuming a typical subthreshold swing (90 mV/dec) for the two devices (i.e., <math display="inline">m_1=m_2=1.5), V_{\rm ref}$  is approximately  $0.75\cdot\Delta V_{\rm th}$  ((3)). Note that  $V_{\rm ref}$  is equivalent to the  $V_{\rm ds}$  of  $M_2$ , which should be larger than  $\sim\!5\text{--}6~V_{\rm T}$  as shown above (to neglect the final  $V_{\rm ds}$  term in (1)). Hence, the minimum  $V_{\rm th}$  difference is approximately 6.6–8  $V_{\rm T}$ , or 170–200 mV at room temperature, for this type of voltage reference.

We performed SPICE simulations to confirm this analysis of the minimum required  $V_{\rm th}$  difference. After modifying the  $V_{\rm th}$  of  $M_1$ , we measure the degradation of temperature coefficient by sweeping device widths. Fig. 6 shows that the temperature coefficient, measured from  $-20^{\circ} C$  to  $80^{\circ} C$ , degrades once the  $V_{\rm th}$  difference becomes smaller than  ${\sim}250$  mV. This is because the  $(1-\exp(-V_{\rm ds}/V_{\rm T}))$  term in (1) cannot be ignored without a loss of accuracy. Since the maximum thermal voltage  $V_{\rm T}$  in the range of  $-20^{\circ} C$  to  $80^{\circ} C$  is 33.6 mV, the simulated minimum  $V_{\rm th}$  difference for proper operation is approximately 7.5  $V_{\rm T}$ , falling in the expected range.

#### III. MEASUREMENT RESULTS IN 0.13 $\mu$ m CMOS

We fabricated a test chip in a standard 0.13  $\mu$ m CMOS technology with no process options (thick oxide and native devices



Fig. 8. Measured line sensitivity of the 2T voltage reference at three temperatures in 0.13  $\mu$ m.



Fig. 9. Measured current consumption of the 2T voltage reference at three supply voltages in 0.13  $\mu$ m.

are offered in the standard process). The test chips are packaged in ceramic pin grid arrays (CPGA) [39]. Among 22 dies, the minimum TC¹ is 19.4 ppm/°C at 0.5 V with similar behavior across three different supply voltages (Fig. 7). We also fabricated a second test chip in the same technology, and a best TC of 16.9 ppm/°C is measured across these two separate runs with a total of 49 dies. In absolute terms, this equates to  $\sim 35~\mu V/^{\circ} C$ . Average TC is 62 ppm/°C with standard deviation of 41 ppm/°C across 49 dies ( $\sigma/\mu=0.66$ ).

Line sensitivity measurements are given in Fig. 8, showing that the output voltage changes by 0.033%/V. PSRR is measured to be -67 dB at 100 kHz. We use a 0.8 pF fingered, metal-to-metal output capacitor. Although the on-chip test circuits limit the measurement of PSRR for a wider frequency range, PSRR is expected to improve with frequency, since the 2T voltage reference acts as a low-pass RC filter, until a saturation point at high frequencies when the parasitic capacitances become pronounced. Fig. 16 confirms this intuition with measurements from the second run using an improved on-chip test setup along with simulation results. Due to the higher parasitic capacitance between the supply voltage node and the output in the trimmable version design (Fig. 12), PSRR degrades slightly.

Fig. 9 shows the current consumption for the 2T voltage reference. At 20°C and  $V_{\rm dd}=0.5~V$ , it consumes 2.22 pW. At the worst measurement conditions of 80°C and  $V_{\rm dd}=3~V$ , power

 $^{1}TC[\mathrm{ppm}] = (\max(V_{\mathrm{ref}}) - \min(V_{\mathrm{ref}}))/V_{\mathrm{ref}}(T = 20^{\circ}\mathrm{C})/(80^{\circ}\mathrm{C} + 20^{\circ}\mathrm{C}) \times 10^{6}$ 

|                  | 2Т                |                     |                     | Trimmable 4T                 |                     |
|------------------|-------------------|---------------------|---------------------|------------------------------|---------------------|
| Process          | 0.13μm CMOS       | 0.18μm CMOS         | 65nm CMOS           | 0.13μm CMOS                  | 0.13μm CMOS         |
| $V_{dd}$         | 0.5-3.0V          | 0.5-3.6V            | 0.5-2.5V            | 0.5-3.0V                     | 0.5-3.0V            |
| Vout (min)       | 174.9mV           | 326.8mV             | 327.2mV             | 175.2mV                      | 341.5mV             |
| Vout (max)       | 178.7mV           | 330.0mV             | 333.0mV             | 176.5mV                      | 348.1mV             |
| TC (min)         | 16.9ppm/°C        | 54.1ppm/°C          | 89.1ppm/°C          | 5.3ppm/°C                    | 80.2ppm/°C          |
| TC (max)         | 231ppm/°C         | 176.4ppm/°C         | 118.2ppm/°C         | 47.4ppm/°C                   | 142.5ppm/°C         |
| LS               | 0.033%/V          | 0.044%/V            | 0.33%/V             | 0.036%/V                     | 0.036%/V            |
| PSRR             | -53/-62dB         | -49/-55dB           | -40/79dB            | -51/-64dB                    | -58/-59dB           |
|                  | (100Hz/10MHz)     | (100Hz/10MHz)       | (100Hz/10MHz)       | (100Hz/10MHz)                | (100Hz/100kHz)      |
| Power            | 4.4pA (0.5V,25°C) | 11pA (0.5V,25°C)    | 0.48nA (0.5V, 20°C) | 59pA (0.5V,25°C)             | 21.7pA (0.5V, 25oC) |
| $(V_{dd}, temp)$ | 81pA(3V,80°C)     | 139pA(3V,80°C)      | 8.13nA (2.5V, 80°C) | 847pA(3V,80°C)               | 400pA (3V, 80oC)    |
| Size             | $1350 \mu m^2$    | 1425μm <sup>2</sup> | $900 \mu m^2$       | 9300 $\mu$ m <sup>2</sup>    | $3500 \mu m^2$      |
| Comment          | 2 runs, 49 dies   | 1 run, 14 dies      | 1 run, 17 dies      | Post-trimming 1 run, 25 dies | 1 run, 30 dies      |

TABLE II
MEASUREMENT SUMMARY OF THE PROPOSED 2T VOLTAGE REFERENCE AND ITS VARIANTS

Design size includes output capacitors.

consumption is 243 pW. This picowatt power consumption is a first for voltage references to the best of our knowledge. The initial start-up time, defined as the time taken to reach stabilize within 1% of the final voltage level after power is supplied, is found to be 60 ms through simulations at room temperature with  $L=60~\mu m$  and 1 ms with  $L=0.36~\mu m$ .

We compare the proposed 2T voltage reference to recently published low power voltage references [2]–[10], [12]–[18], [33], [34] in Table I and Table II. Most significantly, power consumption is reduced by 1180× at room temperature with minimum operational supply voltage. At 80°C and maximum operating supply voltage (3 V) the 2T design still offers > 130× power reduction over prior art. As shown in Fig. 1, prior voltage references often exhibit comparable power consumption to full wireless sensing systems in active mode, adding significant power overhead. The proposed 2T voltage reference is feasible for use in these systems in both active and standby modes.

In addition, the 2T voltage reference can operate at supplies as low as 0.5 V since it requires no saturated devices and consequently less headroom. Although a higher supply voltage is often available from batteries or I/O pads, having a lower minimum functional supply voltage can help facilitate system design. Also, this attribute can be useful to avoid power overhead and design complexity of voltage up-conversion in systems depending on only energy scavenging units, which often generate low output voltages [23].

Even with this extremely low power consumption, the proposed design shows comparable or superior performance in many key figures of merit. For example, comparing to the lowest power voltage reference previously reported [33], the proposed design in 0.13  $\mu$ m technology improves line sensitivity, PSRR, design area, and TC, while consuming two to three orders of magnitude lower power as summarized in Table I.

#### IV. VARIABILITY ANALYSIS AND TRIMMING

This section first investigates the impact of process variations on the voltage reference performance based on measurements across the previously mentioned 49 dies (i.e., the same parts described in Section III). We then propose a trimmable version

of the 2T voltage reference to address such process variations, including measurements that demonstrate its efficacy.

#### A. Statistical Measurement Results

Process variation is an important consideration when designing voltage references since they require high precision in their output voltage and temperature coefficient. Although the voltage reference operates in the sub- $V_{\rm th}$  regime, where small process variations exponentially modulate subthreshold current, process variation impact on the 2T voltage reference is expected to be small due to 1) the linear effect of  $V_{\rm th}$  on output voltage, and 2) the large device dimensions used, suppressing both geometric variations and  $V_{\rm th}$  variation due to random dopant fluctuations.

We perform Monte-Carlo SPICE simulations to investigate the impact of process variations on output values. Transistor parameters such as V<sub>th</sub>, mobility, and subthreshold slope factor are simulated across random and global process variations. The use of the large devices successfully suppress random process variations, e.g.  $\sigma/\mu(V_{\rm th2}-V_{\rm th1})=0.001$ . Although transistor parameters vary more largely across global variations, the way each parameter is used in (3) and the correlation between two devices reduce their impact on output values. For example,  $\sigma/\mu(V_{\rm th2})$  is as large as 0.2, but  $\sigma/\mu(V_{\rm th2}-V_{\rm th1})$  is reduced to 0.05. Additionally,  $\sigma/\mu(m_1 \cdot m_2/(m_1 + m_2))$  and  $\sigma/\mu(\mu_1 1/\mu_2)$ are simulated 0.014 and 0.09, respectively. In order to mitigate the impact of global variation, a careful selection of transistors is important. Since the output voltage is a strong function of  $(V_{\rm th2} - V_{\rm th1})$  in (3), if the  $V_{\rm th}$ 's of the two devices track each other, it can reduce the impact of process variations. Compared to bandgap voltage references, the proposed voltage reference rely on less fundamental parameters, e.g. V<sub>th</sub>; hence we expect a lesser precision performance but find that our precision is still sufficient for many applications, while having significantly lower power.

To evaluate the tolerance of the 2T voltage reference to run-to-run and die-to-die process variations, we measured 49 prototype dies of the 2T voltage reference from two separate fabrication runs in 0.13  $\mu$ m CMOS technology. Measured results for output voltage and temperature coefficient are plotted



Fig. 10. Measured output voltage distribution of the 2T voltage references in two separate 0.13  $\mu \rm m$  runs.



Fig. 11. Measured temperature coefficient distribution of the 2T voltage references in two separate 0.13  $\mu$ m runs.

in Fig. 10 and Fig. 11, respectively. As shown in Fig. 10, the average output voltage shifted by 0.3% between the runs. Both runs show moderate spread in TC and output voltage due to die-to-die variations. Standard deviations of output voltage for each run are 1.5 mV and 1 mV, for average output voltages of 176.1 mV and 176.7 mV, respectively (cumulative  $\sigma/\mu = 0.72\%$ ). These are reasonably tight distributions compared to past nanopower voltage references such as [33], which reported a  $\sigma/\mu$  of 3.9% across 40 dies (two runs). Tighter distributions have been demonstrated by several bandgap references (e.g., [38]), pointing to a tradeoff between power consumption, voltage scalability and output voltage spread between these two types of designs. Temperature coefficient is more significantly impacted by variations; mean TCs from the two runs are 56 and 67 ppm/°C with standard deviations of 31 and 49 ppm/°C. These performance spreads can be further tightened using trimming, as described in the next section. However, pre-trim TC spreads are still smaller than those reported in other designs with a similar number of die measurements [33].

### B. Digitally Trimmable 2T Voltage Reference

To minimize the TC and output voltage spreads, we designed a 2T voltage reference with digital trimming as shown in Fig. 12. The ratio of top-to-bottom device widths is critical to TC and



Fig. 12. Schematic of trimmable 2T voltage reference. (L =  $60 \mu m$  is used.)

output voltage, as described in Section II. However, the optimal width ratio at design time may not be ideal for each manufactured chip due to process variations, making it beneficial to change the width ratio post-silicon. This voltage reference design can selectively turn the four top and four bottom devices on or off using associated switches. Bottom devices are binary-weighted for range and granularity, while top devices are sized up gradually from the minimum width constraint of native devices (3  $\mu$ m). The base transistors (i.e. the transistors with no footer or header) are sized to allow sufficient granularity with the minimum width constraints. By applying control signals bmod and tmod to the switches, the top-to-bottom width ratio varies from 0.52 to 3.75 with 256 different settings. Control signals swing full rail, requiring no extra supply voltage. One-Time-Programmable (OTP) memories such as fuses can be used to provide the signals with minimal power overhead [30]. Once the switches are turned off, any top and bottom devices connected to them have negligible effect on the output voltage, acting as a dangling capacitor. Long transistors (L = 60  $\mu$ m) are again chosen for minimizing power consumption; however L can be scaled to save area until power consumption and short channel effects become significant. Finally, a 0.8 pF output capacitor suppresses the effect of noise on output voltage.

Fig. 13 illustrates the measured TC and output voltage for different settings in the trimmable voltage reference in 0.13  $\mu m$  CMOS. Fig. 13(a) shows the relationship between top and bottom device sizes to achieve minimum TC. A clear trend is observed where a specific width ratio leads to minimum TC, forming a diagonal line in the matrix. Likewise, output voltage changes at different settings and depends directly on the width ratio. This is again confirmed by the diagonal iso- $V_{\rm out}$  line in Fig. 13(b). Note that the width ratio leading to minimum TC also provides a consistent output voltage as sizing along the min-TC line in Fig. 13(a) provides an iso- $V_{\rm out}$  condition in Fig. 13(b).

#### C. Analysis and Minimization of Trimming Cost

Minimizing trimming time is critical to reduce testing costs, and can be achieved by reducing the number of temperature points and/or number of settings. Therefore, it is important to develop a trimming process that uses few temperature points and control settings while maintaining good post-trim performance.

One possible voltage reference design objective can be stated as: meet a specified TC constraint with minimum deviation from



Fig. 13. Measured (a) TC and (b) output voltage dependency on trim settings.

the desired output voltage. In this experiment the goal of the trimming process is to minimize output voltage spread, which can also reduce the TC. The correlation between the output voltage and TC of a voltage reference is confirmed through SPICE simulations and silicon measurements. We target a TC of less than 50 ppm/°C and investigate single temperature point (80°C) trimming for the 25 dies to minimize time associated with trimming procedures. Since we cannot measure the TC with only one temperature point, the trimming process relies entirely on the output voltage.

The detailed trimming process is as follows. First, the output voltage of several dies is measured over various trimming settings at two temperature points (20°C, and 80°C). With this collected information, we set the target output voltage, which minimizes the spread of output voltages and TC among those initial samples. Simulation results are also used to increase confidence when estimating the target output voltage. After this initial step to set the target  $V_{\rm ref}$ , we place the remaining dies in the temperature chamber at  $80^{\circ}$ C. Then, for each die, trimming controls are swept to find the optimal setting with output voltage closest to the target.

In order to save trimming time, all 24 dies can be tuned simultaneously to save time for thermal stabilization. If further time savings are desired, a subset of trimming combinations can be used as data is collected from earlier trimmed dies. We initially consider all possible combinations of control signals but only 16 configurations are sufficient to cover all cases based on our experiments. Finally, shorter length transistors can be used to reduce the settling time and testing cost.

After trimming, the voltage reference is tested at this chosen setting from -20 to  $80^{\circ}$ C in  $10^{\circ}$ C steps. As shown in Fig. 14, the trimming reduces the spread of TC and output voltage by  $9.6\times$  and  $9.8\times$ , respectively, compared to pre-trim results for the 25 dies. Fig. 15 gives a more detailed depiction of post-trim TCs and output voltages.

PSRR, LS, and power consumption are also measured for post-trim voltage references. Fig. 16 shows that PSRR ranges from -51 to -64 dB, which tracks simulation results well. Typical power consumption is 29.5 pW at 0.5 V, 25°C, and 2.5 nW at 3 V, 80°C. Output referred noise is investigated with SPICE simulations, as shown in Fig. 17. Together with a



Fig. 14. Measured reductions of output voltage and temperature coefficient spreads after assisted one temperature point trimming in 0.13  $\mu$ m.



Fig. 15. Measured output voltages and temperature coefficients after assisted one temperature point trimming in 0.13  $\mu$ m (zoomed in view of data at bottom right in Fig. 14).

0.8 pF output capacitor, the trimmable voltage reference effectively suppresses noise, showing 16  $\mu V/Hz^{1/2}$  with a 0.8 pF output capacitor at 100 Hz. As a reference point, [12] exhibits



Fig. 16. Measured PSRR of post-trimmed trimmable 2T voltage reference in 0.13  $\mu$ m; schematics are shown in Fig. 12.



Fig. 17. Simulated output referred noise of post-trimmed 2T voltage reference (0.13  $\mu$ m).



Fig. 18. Schematic of 4T voltage reference.

 $152~{\rm nV/Hz^{1/2}}$  with a much larger  $100~{\rm nF}$  output capacitor at  $100~{\rm Hz}$ .

#### V. VARIANTS OF THE 2T VOLTAGE REFERENCE

This section describes several variants of the 2T voltage reference. The first variant is a 4T voltage reference that produces a higher output by stacking two 2T voltage references, as shown in Fig. 18. Measurement results from a prototype 4T design fabricated in 0.13  $\mu$ m CMOS show a TC of 98.8 ppm/°C, LS of

0.036%/V, PSRR of -59 dB at 100 kHz, and power consumption of 10.85 pW at  $V_{\rm dd}=0.5~V$ . The design requires  $3500~\mu m^2$  including the 0.8 pF output capacitor. Measurement results of this structure are summarized in Table II and the die photo is shown in Fig. 19.

We can also generate lower output voltages by replacing the bottom device in the original 2T voltage reference ( $M_1$  in Fig. 2) with multiple devices as shown (Fig. 20). This design has been successfully implemented in a low power microsystem [21] to provide a reference voltage to a simple linear regulator and to bias several transistor gate voltages in analog circuitry. It is also employed in power management units and clocked comparators in optical receivers for light detection, as integrated in the ultra-low power microsystem of [40].

By skewing the transistor size of the bottom and top devices (M1 and M2 in Fig. 2), we can create a CTAT or PTAT voltage reference. The temperature coefficient can be configured post-silicon using the same topology as the trimmable voltage reference in Fig. 12. We fabricated the CTAT and PTAT voltage references in 0.13  $\mu$ m CMOS. In the CTAT design, the bottom transistor (M2 in Fig. 2) is 4 times larger than the top transistor (M1 in Fig. 2). The PTAT voltage reference uses a 9× larger top transistor compared to bottom transistor. The output voltages of the designs linearly increase or decrease with temperature, as shown in Fig. 21. Measured temperature coefficients for the PTAT and CTAT reference voltages are 145 ppm/°C and -550 ppm/°C, respectively.

# VI. TECHNOLOGY PORTABILITY

Technology portability is an important metric when evaluating the usefulness of a given circuit topology. Supply voltage scalability poses a critical challenge for designing conventional bandgap voltage references in scaled technologies as they often require >1 V supply voltage to turn on BJT devices. Also, the design complexity of past voltage references hinders their technology portability, which is a concern in modest scale designs with high cost sensitivity, such as the targeted ultra-low power sensing microsystems. To demonstrate the portability of the proposed voltage reference design, we implemented 2T voltage references in 0.18  $\mu m$  and 65 nm CMOS technologies to supplement the measured results from 0.13  $\mu m$  CMOS in previous sections. Given the simple topology and the wide range of supply voltage scalability, porting the design only involves sizing of the two transistors.

Measurement results from 0.18  $\mu m$  and 65 nm are given in Table II, showing similar performance as the 0.13  $\mu m$  design. The sizing information is shown in Fig. 2. The exact performance numbers differ over technologies. Summarizing the key results, the voltage reference (best TC die) in 0.18 um CMOS shows TC of 54 ppm/°C, LS of 0.044%/V, PSRR of -49 to -55 dB, and power consumption of 5.5 pW. The 65 nm prototype exhibits TC of 89 ppm/°C, LS of 0.33%/V, PSRR of -40 to -79 dB, and power consumption of 240 pW in a compact 900  $\mu m^2$ . Shorter channel lengths are intentionally used in the 65 nm design, specifically  $L_1 = 1.2~\mu m$  and  $L_2 = 0.6~\mu m$ , to demonstrate the tradeoff between area and power consumption. Line sensitivity in this case increases due to the higher short channel effects observed at these shorter channel lengths. TC



Fig. 19. Schematic of a 2T voltage reference providing lower output voltage.



Fig. 20. Measured temperature coefficients achieved by skewing transistor sizes (0.13  $\mu m).$ 

variability is expected to be larger due to the smaller transistor dimension and stronger short channel effects. From SPICE simulations, a 65 nm design using  $L_1=L_2=60~\mu m$  consumes 5 pW with a  $20\times$  area overhead compared to the fabricated short channel version. Die photos for all silicon implementations described in this work are included in Fig. 21.

#### VII. CONCLUSIONS

This paper proposed a 2T voltage reference and several variants that offer sub-nW power consumption and operation at 0.5 V while maintaining competitive temperature coefficient, line sensitivity, and power supply rejection ratio. Single temperature point digital trimming is also demonstrated,



Fig. 21. Die micrographs. (a) First 0.13  $\mu$ m run. (b) Second 0.13  $\mu$ m run. (c) 0.18  $\mu$ m run. (d) 65 nm run.

effectively tightening the spread of temperature coefficient and output voltage. The design is shown to be highly portable across technologies with silicon results from three different CMOS technologies. Overall the design represents a 2–3 order of magnitude improvement in power consumption compared to prior state of the art and is well suited to ultra-low power sensing systems due to its low power consumption and compact footprint.

#### ACKNOWLEDGMENT

The authors gratefully acknowledge Dongsuk Jeon and Gregory Chen for technical discussions.

#### REFERENCES

- B.-S. Song and P. R. Gray, "A precision curvature-compensated CMOS bandgap reference," *IEEE J. Solid-State Circuits*, vol. SC-18, pp. 634–643, Dec. 1983.
- [2] A. Annema, P. Veldhorst, G. Doornbos, and B. Nauta, "A sub-1V bandgap voltage reference in 32 nm FinFET technology," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, 2009, pp. 332–333.
- [3] A. P. Brokaw, "A simple three-terminal IC bandgap reference," *IEEE J. Solid-State Circuits*, vol. SC-9, pp. 388–393, Dec. 1974.
- [4] R. J. Widlar, "Developments in IC voltage regulators," *IEEE J. Solid State Circuits*, vol. SC-6, pp. 2–7, Feb. 1971.
- [5] K. N. Leung and P. K. T. Mok, "A Sub 1 V 15 ppm/°C CMOS bandgap voltage reference without requiring low threshold voltage device," *IEEE J. Solid-State Circuits*, vol. 37, no. 4, pp. 526–530, Apr. 2002.
- [6] J. Doyle, Y. J. Lee, Y.-B. Kim, H. Wilsch, and F. Lombardi, "A CMOS sub-bandgap reference circuit with 1 V power supply voltage," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 252–255, Jan. 2004.
- [7] A. Boni, "Op-amps and startup circuits for CMOS bandgap references with near 1 V supply," *IEEE J. Solid-State Circuits*, vol. 37, no. 10, pp. 1339–1343, Oct. 2002.
- [8] H. Banba, H. Shiga, A. Umezawa, T. Miyaba, T. Tanzawa, S. Atsumi, and K. Sakui, "A CMOS bandgap reference circuit with sub-1V operation," *IEEE J. Solid-State Circuits*, vol. 34, no. 5, pp. 670–674, May 1999.
- [9] H. J. Oguey and B. Gerber, "MOS voltage reference based on polysilicon gate work function difference," *IEEE J. Solid-State Circuits*, vol. SC-15, no. 3, pp. 265–269, Jun. 1980.
- [10] M. Ugajin and T. Tsukahara, "A 0.6 V voltage reference circuit based on Σ-V<sub>th</sub> architecture in CMOS/SIMOX," in *IEEE Symp. VLSI Cir*cuits Dig., 2001, pp. 141–142.
- [11] R. A. Blauschild, P. A. Tucci, R. S. Muller, and R. G. Meyer, "A new nMOS temperature stable voltage reference," *IEEE J. Solid-State Circuits*, vol. SC-13, pp. 767–774, Dec. 1978.
- [12] K. N. Leung and P. K. T. Mok, "A CMOS voltage reference based on weighted  $\Delta VGS$  for CMOS low-dropout linear regulators," *IEEE J. Solid-State Circuits*, vol. 38, no. 1, pp. 146–150, Jan. 2003.
- [13] G. D. Vita and G. Iannaccone, "A sub-1-V, 10 ppm/°C, nanopower voltage reference generator," *IEEE J. Solid-State Circuits*, vol. 42, no. 7, pp. 1536–1542, Jul. 2007.
- [14] G. Giustolisi, G. Palumbo, M. Criscione, and F. Cutri, "A low-voltage low-power voltage reference based on subthreshold MOSFETs," *IEEE J. Solid-State Circuits*, vol. 38, no. 1, pp. 151–154, Jan. 2003.
- [15] A. Annema, "Low-power bandgap references featuring DTMOSTs," IEEE J. Solid-State Circuits, vol. 34, no. 7, pp. 949–955, Jul. 1999.
- [16] C.-Y. Hsieh, H. W. Huang, and K.-H. Chen, "A 1-V 16.9 ppm/°C 250 nA switched-capacitor CMOS voltage reference," *IEEE Trans. Very Large Scale Integration (VLSI) Syst.*, pp. 659–667, 2011.
- [17] H. Tanaka, Y. Nakagome, J. Etoh, E. Yamasaki, M. Aoki, and K. Miyazawa, "Sub-1 uA dynamic reference voltage generator for battery-operated DRAMs," *IEEE J. Solid-State Circuits*, vol. 29, no. 4, pp. 448–453, Apr. 1994.
- [18] P. Kinget, C. Vezyrtzis, E. Chiang, B. Hung, and T. L. Li, "Voltage references for ultra-low supply voltages," in *Proc. IEEE Custom Inte*grated Circuits Conf. (CICC), 2008, pp. 715–720.
- [19] J. Kwong, Y. K. Ramadass, N. Verma, and A. P. Chandrakasan, "A 65 nm sub-Vt microcontroller with integrated SRAM and switchedcapacitor DC-DC converter," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2008, pp. 318–319.
- [20] M. Seok, S. Hanson, Y.-S. Lin, Z. Foo, D. Kim, Y. Lee, N. Liu, D. Sylvester, and D. Blaauw, "The Phoenix processor: A 30 pW platform for sensor applications," in *IEEE Symp. VLSI Circuits Dig.*, 2008, pp. 188–189.
- [21] G. Chen, M. Fojtik, D. Kim, D. Fick, J. Park, M. Seok, M.-T. Chen, Z. Foo, D. Sylvester, and D. Blaauw, "Millimeter-scale near-perpetual sensor system with stacked battery and solar cells," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2010, pp. 288–289.
- [22] S. C. Jocke, J. F. Bolus, S. N. Wooters, A. D. Jurik, A. C. Weaver, T. N. Blalock, and B. H. Calhoun, "A 2.6 μW sub-threshold mixed-signal ECG SOC," in *IEEE Symp. VLSI Circuits Dig.*, 2009, pp. 60–61.
- [23] E. J. Carlson, K. Strunz, and B. P. Otis, "A 20 mV input boost converter with efficient digital control for thermoelectric energy harvesting," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 741–750, Apr. 2010.

- [24] M. H. Chang, J. K. Ting, J. S. Shy, L. Chen, C. W. Liu, and J. Y. Liu et al., "A highly manufacturable 0.25 μm multiple-Vt dual gate oxide CMOS process for logic/embedded IC foundry technology," in *IEEE Symp. VLSI Technology Dig.*, 1998, pp. 150–151.
- [25] K.-K. Young, S. Y. Wu, C. C. Wu, C. H. Wang, C. T. Lin, and J. Y. Cheng et al., "A 0.13 μm CMOS technology with 93 nm lithography and Cu/low-k for high performance applications," in Proc. IEEE Int. Electron Devices Meeting (IEDM), 2000, pp. 563–566.
- [26] Y.-S. Lin and D. Sylvester, "Single stage static level shifter design for subthreshold to I/O voltage conversion," in *Proc. IEEE Int. Symp. Low Power Electronics and Design (ISLPED)*, 2008, pp. 197–200.
- [27] R. Merrill and T.-W. Lee, "CMOS active pixel sensor using native transistors," US Patent Application Publication, US2001/0010353 A1, Aug. 2, 2001.
- [28] Y. Taur and T. H. Ning, Fundamentals of Modern VLSI Devices. Cambridge, U.K.: Cambridge University Press, 1998, ISBN 0521559596.
- [29] B. Razavi, Design of Analog CMOS Integrated Circuits. New York: McGraw-Hill, 2001, ISBN 0071188150.
- [30] E. Ebrard, B. Allard, P. Candelier, and P. Waltz, "Review of fuse and antifuse solutions for advanced standard CMOS technologies," *Microelectronics J.*, pp. 1755–1765, 2009.
- [31] M. Seok, G. Kim, D. Blaauw, and D. Sylvester, "A 0.5 V 2.2 pW 2-transistor voltage reference," in *Proc. IEEE Custom Integrated Cir*cuit Conf. (CICC), 2009, pp. 577–580.
- [32] M. Seok, G. Kim, D. Blaauw, and D. Sylvester, "Variability analysis of a digitally trimmable ultra-low power voltage reference," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, 2010, pp. 110–113.
- [33] L. Magnelli, F. Crupi, P. Corsonello, C. Pace, and G. Iannaccone, "A 2.6 nW, 0.45 V temperature-compensated subthreshold CMOS voltage reference," *IEEE J. Solid-State Circuits*, vol. 46, no. 2, pp. 465–474, Feb. 2011.
- [34] J. Lee and S. Cho, "A 210 nW 29.3 ppm/°C 0.7 V voltage reference with a temperature range of -50 to 130 °C in 0.13 um CMOS," in *IEEE Symp. VLSI Circuits Dig.*, 2011, pp. 278–279.
- [35] G. Chen, H. Ghead, R. Haque, M. Wieckowski, Y. Kim, G. Kim, D. Fick, D. Kim, M. Seok, K. Wise, D. Blaauw, and D. Sylvester, "A cubic-millimeter energy-autonomous wireless intraocular pressure monitor," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2011, pp. 310–312.
- [36] V. Ivanov, J. Gerber, and R. Brederlow, "An ultra low power bandgap operational at supply as low as 0.75 V," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, 2011, pp. 515–518.
- [37] B. K. Ahuja, V. Hoa, C. A. Laber, and W. H. Owen, "A very high precision 500-nA CMOS floating-gate analog voltage reference," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2364–2372, Dec. 2005.
- [38] G. Ge, C. Zhang, G. Hoogzaad, and K. Makinwa, "A single-trim CMOS bandgap reference with a  $3\sigma$  inaccuracy of  $\pm 0.15\%$  from  $-40^{\circ}$  C to  $125^{\circ}$  C," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2010, pp. 78–79.
- [39] F. Sebastiano, L. Breems, K. A. A. Makinwa, S. Drago, D. Leenaerts, and B. Nauta, "Effects of packaging and process spread on a mobility-based frequency reference in 0.16 μm CMOS," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, 2011, pp. 511–554.
- [40] Y. Lee, G. Kim, S. Bang, Y. Kim, I. Lee, P. Dutta, D. Sylvester, and D. Blaauw, "A modular 1 mm<sup>3</sup> die-stacked sensing platform with optical communication and multi-modal energy harvesting," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2012.
- [41] A. J. Annema and G. Goksun, "A 0.0025 mm<sup>2</sup> bandgap voltage reference for 1.1 volt supply in standard 0.16 μm CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig.*, 2012.



University, New York.

Mingoo Seok (S'05–M'11) received the Bachelor degree (summa cum laude) in electrical engineering from Seoul National University, South Korea, in 2005, and the Master degree and Ph.D. degree from the University of Michigan in 2007 and 2011, respectively, all in electrical engineering. In 2011, he was a member of technical staff in the Systems and Applications R&D Center of Texas Instruments, Dallas, Texas. Currently he is an Assistant Professor in the Department of Electrical Engineering, School of Engineering and Applied Science, Columbia

He has actively published journal and conference papers in his field of research, which includes low power circuit and system design methodologies for improving energy efficiency, performance, reliability and variability. Dr. Seok received 1998-2001 Excellency Fellowship from Seoul National University, 1999 Distinguished Undergraduate Scholarship from the Korea Foundation for Advanced Studies, 2005 Doctoral Fellowship from the same organization, and 2008 Rackham Pre-Doctoral Fellowship from University of Michigan, Ann Arbor. He also won 2009 AMD/CICC Student Scholarship Award for picowatt voltage reference work and 2009 DAC/ISSCC Student Design Contest for the 35pW sensor platform design. He holds one pending international patent.



**Gyouho Kim** received the B.S. and M.S. degrees in electrical engineering from the University of Michigan, Ann Arbor, in 2009 and 2011, respectively, where he is currently pursuing the Ph.D. degree in electrical engineering.

His research interests include ultra-low power and energy-efficient VLSI design.



**David Blaauw** (M'94–SM'07–F'12) received the B.S. degree in physics and computer science from Duke University in 1986, and the Ph.D. in computer science from the University of Illinois, Urbana, in 1991

Until August 2001, he worked for Motorola, Inc. in Austin, TX, were he was a manager of the High Performance Design Technology group. Since August 2001, he has been on the faculty at the University of Michigan where he is now a Professor. He has published over 350 papers and hold 40 patents. His

work has focused on VLSI design with particular emphasis on ultra-low power and high-performance design.

Dr. Blaauw was the Technical Program Chair and General Chair for the International Symposium on Low Power Electronic and Design. He was also the Technical Program Co-Chair of the ACM/IEEE Design Automation Conference and a member of the ISSCC Technical Program Committee. He is an IEEE Fellow



**Dennis Sylvester** (S'95–M'00–SM'04–F'11) received the Ph.D. in electrical engineering from the University of California, Berkeley, where his dissertation was recognized with the David J. Sakrison Memorial Prize as the most outstanding research in the UC-Berkeley EECS department.

He is a Professor of Electrical Engineering and Computer Science at the University of Michigan, Ann Arbor and Director of the Michigan Integrated Circuits Laboratory (MICL), a group of ten faculty and 60+ graduate students. He previously held

research staff positions in the Advanced Technology Group of Synopsys, Mountain View, CA, Hewlett-Packard Laboratories, Palo Alto, CA, and a visiting professorship in Electrical and Computer Engineering at the National University of Singapore. He has published over 300 articles along with one book and several book chapters. His research interests include the design of millimeter-scale computing systems and energy efficient near-threshold computing for a range of applications. He holds 10 US patents. He also serves as a consultant and technical advisory board member for electronic design automation and semiconductor firms in these areas. He co-founded Ambiq Micro, a fabless semiconductor company developing ultra-low power mixed-signal solutions for compact wireless devices.

Dr. Sylvester received an NSF CAREER award, the Beatrice Winner Award at ISSCC, an IBM Faculty Award, an SRC Inventor Recognition Award, and eight best paper awards and nominations. He is the recipient of the ACM SIGDA Outstanding New Faculty Award and the University of Michigan Henry Russel Award for distinguished scholarship. He has served on the technical program committee of major design automation and circuit design conferences, the executive committee of the ACM/IEEE Design Automation Conference, and the steering committee of the ACM/IEEE International Symposium on Physical Design. He has served as Associate Editor for IEEE TRANSACTIONS ON CAD and IEEE TRANSACTIONS ON VLSI SYSTEMS. He is a member of ACM and Eta Kappa Nu.